Please use this identifier to cite or link to this item:
http://bura.brunel.ac.uk/handle/2438/12221
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Stomeo, E | - |
dc.contributor.author | Kalganova, T | - |
dc.contributor.author | Lambert, C | - |
dc.contributor.editor | Ardil, C | - |
dc.coverage.spatial | Prague, Czech Republic | - |
dc.coverage.spatial | Prague, Czech Republic | - |
dc.date.accessioned | 2016-02-29T16:49:15Z | - |
dc.date.available | 2005-08-26 | - |
dc.date.available | 2016-02-29T16:49:15Z | - |
dc.date.issued | 2005 | - |
dc.identifier.citation | 5th International Enformatika Conference (IEC 05), Prague, Czech Republic, pp. 74 - 79, 26-28 August 2005 | en_US |
dc.identifier.uri | http://bura.brunel.ac.uk/handle/2438/12221 | - |
dc.description.abstract | The evolution of logic circuits, which falls under the heading of evolvable hardware, is carried out by evolutionary algorithms. These algorithms are able to automatically configure reconfigurable devices. One of main difficulties in developing evolvable hardware with the ability to design functional electrical circuits is to choose the most favourable EA features such as fitness function, chromosome representations, population size, genetic operators and individual selection. Until now several researchers from the evolvable hardware community have used and tuned these parameters and various rules on how to select the value of a particular parameter have been proposed. However, to date, no one has presented a study regarding the size of the chromosome representation (circuit layout) to be used as a platform for the evolution in order to increase the evolvability, reduce the number of generations and optimize the digital logic circuits through reducing the number of logic gates. In this paper this topic has been thoroughly investigated and the optimal parameters for these EA features have been proposed. The evolution of logic circuits has been carried out by an extrinsic evolvable hardware system which uses (1+lambda) evolution strategy as the core of the evolution. | en_US |
dc.format.extent | 74 - 79 | - |
dc.language.iso | en | en_US |
dc.publisher | World Academy of Science, Engineering and Technology | en_US |
dc.source | 5th International Enformatika Conference (IEC 05) | - |
dc.source | 5th International Enformatika Conference (IEC 05) | - |
dc.subject | Evolvable hardware | en_US |
dc.subject | Genotype size | en_US |
dc.subject | Computational intelligence | en_US |
dc.subject | Design of logic circuits | en_US |
dc.title | Analysis of genotype size for an evolvable hardware system | en_US |
dc.type | Conference Paper | en_US |
dc.relation.isPartOf | World Academy of Science, Engineering and Technology | - |
pubs.finish-date | 2005-08-28 | - |
pubs.finish-date | 2005-08-28 | - |
pubs.start-date | 2005-08-26 | - |
pubs.start-date | 2005-08-26 | - |
pubs.volume | 7 | - |
Appears in Collections: | Dept of Electronic and Electrical Engineering Research Papers |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Fulltext.pdf | 719.49 kB | Adobe PDF | View/Open |
Items in BURA are protected by copyright, with all rights reserved, unless otherwise indicated.